通过植入平衡能量污染和生产效率来改善设备性能

Yonggen He, G. Cai, Zuyuan Zhou, Youfeng He, Jingang Wu, David-Wei Zhang, Ting Cai, Junfeng Lu, Ganming Zhao, B. Guo
{"title":"通过植入平衡能量污染和生产效率来改善设备性能","authors":"Yonggen He, G. Cai, Zuyuan Zhou, Youfeng He, Jingang Wu, David-Wei Zhang, Ting Cai, Junfeng Lu, Ganming Zhao, B. Guo","doi":"10.1109/IWJT.2016.7486672","DOIUrl":null,"url":null,"abstract":"Ion implantation technology is widely used in semiconductor manufacturing process. Most of install base for high current implanters use deceleration technology to overcome space charge effect especially important for low energy implants. It is necessary to consider the Energy contamination (EC) effects on devices with thinner gate height. This paper use SRIM simulation and dopant profiles, offline sheet resistance to illustrate the selection of deceleration by considering EC tails beyond the gate height. The device effects using p-type Poly (PPoly) and Source Drain (PSD) implant steps are evaluated in state of art 28nm device flow. The device performance can gain 6% with optimized implant conditions. It demonstrated the necessary of balance device requirement and productivity using implanters with deceleration technologies. The newer generation implanters with EC filter technology, providing maximum productivity while meeting device requirement, was discussed briefly also.","PeriodicalId":117665,"journal":{"name":"2016 16th International Workshop on Junction Technology (IWJT)","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-05-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Device performance improvement with implantation balancing energy contamination and productivity\",\"authors\":\"Yonggen He, G. Cai, Zuyuan Zhou, Youfeng He, Jingang Wu, David-Wei Zhang, Ting Cai, Junfeng Lu, Ganming Zhao, B. Guo\",\"doi\":\"10.1109/IWJT.2016.7486672\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Ion implantation technology is widely used in semiconductor manufacturing process. Most of install base for high current implanters use deceleration technology to overcome space charge effect especially important for low energy implants. It is necessary to consider the Energy contamination (EC) effects on devices with thinner gate height. This paper use SRIM simulation and dopant profiles, offline sheet resistance to illustrate the selection of deceleration by considering EC tails beyond the gate height. The device effects using p-type Poly (PPoly) and Source Drain (PSD) implant steps are evaluated in state of art 28nm device flow. The device performance can gain 6% with optimized implant conditions. It demonstrated the necessary of balance device requirement and productivity using implanters with deceleration technologies. The newer generation implanters with EC filter technology, providing maximum productivity while meeting device requirement, was discussed briefly also.\",\"PeriodicalId\":117665,\"journal\":{\"name\":\"2016 16th International Workshop on Junction Technology (IWJT)\",\"volume\":\"16 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-05-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 16th International Workshop on Junction Technology (IWJT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IWJT.2016.7486672\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 16th International Workshop on Junction Technology (IWJT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWJT.2016.7486672","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

离子注入技术广泛应用于半导体制造工艺中。大电流种植体的安装底座大多采用减速技术来克服空间电荷效应,特别是在低能量种植体中。对于栅极高度较薄的器件,有必要考虑能量污染(EC)的影响。本文利用SRIM仿真和掺杂物剖面、脱机片材电阻来说明考虑栅极高度以外EC尾的减速选择。使用p型聚(PPoly)和源漏(PSD)植入步骤的器件效果在最先进的28nm器件流中进行评估。在优化的植入条件下,器件性能可提高6%。论证了采用减速技术的种植机对平衡装置的要求和生产效率的必要性。并简要讨论了采用EC过滤技术的新一代种植机在满足设备要求的同时提供最大的生产效率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Device performance improvement with implantation balancing energy contamination and productivity
Ion implantation technology is widely used in semiconductor manufacturing process. Most of install base for high current implanters use deceleration technology to overcome space charge effect especially important for low energy implants. It is necessary to consider the Energy contamination (EC) effects on devices with thinner gate height. This paper use SRIM simulation and dopant profiles, offline sheet resistance to illustrate the selection of deceleration by considering EC tails beyond the gate height. The device effects using p-type Poly (PPoly) and Source Drain (PSD) implant steps are evaluated in state of art 28nm device flow. The device performance can gain 6% with optimized implant conditions. It demonstrated the necessary of balance device requirement and productivity using implanters with deceleration technologies. The newer generation implanters with EC filter technology, providing maximum productivity while meeting device requirement, was discussed briefly also.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信