Low-voltage flip-flop-based frequency divider up to 92-GHz in 130-nm SiGe BiCMOS technology

V. Issakov, S. Trotta, H. Knapp
{"title":"Low-voltage flip-flop-based frequency divider up to 92-GHz in 130-nm SiGe BiCMOS technology","authors":"V. Issakov, S. Trotta, H. Knapp","doi":"10.1109/INMMIC.2017.7927321","DOIUrl":null,"url":null,"abstract":"This paper presents a flip-flop-based pseudo-current-mode logic (CML) 2:1 frequency divider designed in 130 nm SiGe BiCMOS technology. We use an auxiliary transistor to increase the current thru the data pair, known as the “keep-alive” bias technique. Thereby one can easily control the asymmetry of the period by tuning the gate voltage of the auxiliary transistor. This enables tunable divider's self-oscillation frequency (SOF) enhancement. The effect is confirmed in measurement by showing that the highest division frequency can be increased by up to 25 GHz. The frequency divider operates from 14 GHz to 89 GHz consuming 21 mA from a 1.2 V supply, or from 2 GHz to 92.5 GHz consuming 37 mA from a 1.5 V supply. To the authors' knowledge, the presented divider achieves the highest ratio of frequency range to power consumption reported to date.","PeriodicalId":322300,"journal":{"name":"2017 Integrated Nonlinear Microwave and Millimetre-wave Circuits Workshop (INMMiC)","volume":"4 2","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 Integrated Nonlinear Microwave and Millimetre-wave Circuits Workshop (INMMiC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/INMMIC.2017.7927321","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

Abstract

This paper presents a flip-flop-based pseudo-current-mode logic (CML) 2:1 frequency divider designed in 130 nm SiGe BiCMOS technology. We use an auxiliary transistor to increase the current thru the data pair, known as the “keep-alive” bias technique. Thereby one can easily control the asymmetry of the period by tuning the gate voltage of the auxiliary transistor. This enables tunable divider's self-oscillation frequency (SOF) enhancement. The effect is confirmed in measurement by showing that the highest division frequency can be increased by up to 25 GHz. The frequency divider operates from 14 GHz to 89 GHz consuming 21 mA from a 1.2 V supply, or from 2 GHz to 92.5 GHz consuming 37 mA from a 1.5 V supply. To the authors' knowledge, the presented divider achieves the highest ratio of frequency range to power consumption reported to date.
基于触发器的低压分频器,采用130纳米SiGe BiCMOS技术,频率高达92 ghz
提出了一种基于触发器的伪电流模式逻辑(CML) 2:1分频器,该分频器采用130 nm SiGe BiCMOS技术。我们使用一个辅助晶体管来增加通过数据对的电流,这被称为“保持激活”偏置技术。因此,通过调节辅助晶体管的栅极电压,可以很容易地控制周期的不对称性。这使得可调分频器的自振荡频率(SOF)增强。该效应在测量中得到证实,表明最高分频可提高25 GHz。分频器工作范围从14 GHz到89 GHz,从1.2 V电源消耗21 mA,或从2 GHz到92.5 GHz,从1.5 V电源消耗37 mA。据作者所知,该分频器实现了迄今为止报道的频率范围与功耗的最高比率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信