S. Chao, Na Mei, Xin-rong Lin, Tuobei Sun, Dan Yang, Keqing Ouyang
{"title":"Measurement Process Optimization in Using Lock-in Thermography for Fault Localization of CoWos Packages","authors":"S. Chao, Na Mei, Xin-rong Lin, Tuobei Sun, Dan Yang, Keqing Ouyang","doi":"10.1109/ICEPT52650.2021.9568152","DOIUrl":null,"url":null,"abstract":"This paper mainly investigation on defect localization application of CoWos (Chip on Wafer on Substrate) packaging through lock-in thermography. When failure samples are rare, it is necessary to use non-destructive Thermal EMMI to detect hot spots, and determine the defect Z-depth of CoWos packaging by lock-in thermography and PFA (Physical failure analysis) methods. We found that at different lock-in frequencies, the amplitudes of the hot spots were basically 10mK, but during the second exposure of 3 minutes at different frequencies, the phase differed greatly, and not even every lock-in frequency could detect the effective hot spots. It is considerable to select the appropriate lock-in frequency to get the optimal hot spot for the fault. In this paper, the concept of standard deviation is introduced into the optimal choice of hot spots. The frequency with the minimum standard deviation of phase is selected as optimal condition for failure localization. The lock-in thermography can not only quickly determine the Z-depth of fault refer to good pin or phase of each structure of CoWos chip, but also select optimal hot spot XY coordinate through the standard deviation of phase. An optimal lock-in frequency of certain hot spot on die or substrate layer are identified through a series of experiments. It is noticeable that optimal hot spot through the minimum standard deviation of phase can impove the accuracy of fault location and the success rate of subsequent physical analysis.","PeriodicalId":184693,"journal":{"name":"2021 22nd International Conference on Electronic Packaging Technology (ICEPT)","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-09-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 22nd International Conference on Electronic Packaging Technology (ICEPT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEPT52650.2021.9568152","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
This paper mainly investigation on defect localization application of CoWos (Chip on Wafer on Substrate) packaging through lock-in thermography. When failure samples are rare, it is necessary to use non-destructive Thermal EMMI to detect hot spots, and determine the defect Z-depth of CoWos packaging by lock-in thermography and PFA (Physical failure analysis) methods. We found that at different lock-in frequencies, the amplitudes of the hot spots were basically 10mK, but during the second exposure of 3 minutes at different frequencies, the phase differed greatly, and not even every lock-in frequency could detect the effective hot spots. It is considerable to select the appropriate lock-in frequency to get the optimal hot spot for the fault. In this paper, the concept of standard deviation is introduced into the optimal choice of hot spots. The frequency with the minimum standard deviation of phase is selected as optimal condition for failure localization. The lock-in thermography can not only quickly determine the Z-depth of fault refer to good pin or phase of each structure of CoWos chip, but also select optimal hot spot XY coordinate through the standard deviation of phase. An optimal lock-in frequency of certain hot spot on die or substrate layer are identified through a series of experiments. It is noticeable that optimal hot spot through the minimum standard deviation of phase can impove the accuracy of fault location and the success rate of subsequent physical analysis.
本文主要研究了锁相热成像技术在coos (Chip on Wafer on Substrate)封装中的缺陷定位应用。当失效样品较少时,需要使用非破坏性的热EMMI检测热点,并通过锁定热成像和PFA(物理失效分析)方法确定cocos封装的缺陷z深度。我们发现,在不同锁定频率下,热点的幅值基本为10mK,但在不同频率下第二次曝光3分钟时,相位相差很大,甚至不是每个锁定频率都能探测到有效热点。选择合适的锁定频率以获得故障的最佳热点是非常重要的。本文将标准差的概念引入到热点的优化选择中。选取相位标准差最小的频率作为故障定位的最优条件。锁相热成像不仅可以根据cocos芯片各结构的好引脚或好相位快速确定故障的z -深度,还可以通过相位的标准差选择最佳热点XY坐标。通过一系列的实验,确定了芯片或衬底层上某些热点的最佳锁定频率。值得注意的是,通过相位的最小标准差来优选热点,可以提高故障定位的准确性和后续物理分析的成功率。