Study of wafer orientation dependence on performance and reliability of CMOS with direct-tunneling gate oxide

H. Momose, T. Ohguro, S. Nakamura, Y. Toyoshima, H. Ishiuchi, H. Iwai
{"title":"Study of wafer orientation dependence on performance and reliability of CMOS with direct-tunneling gate oxide","authors":"H. Momose, T. Ohguro, S. Nakamura, Y. Toyoshima, H. Ishiuchi, H. Iwai","doi":"10.1109/VLSIT.2001.934955","DOIUrl":null,"url":null,"abstract":"With the expected limitations of conventional CMOS downsizing, various new structures, such as vertical and concave MOSFETs, are under serious investigation. These new types of MOSFETs have a special feature in that the channel of the MOSFETs consists of various surfaces with different crystal orientations. With thinning of the gate oxides, the substrate orientation dependence of the oxide quality becomes a major concern, because Si-SiO/sub 2/ interface quality control becomes important in terms of suppressing the tunneling leakage current and improving TDDB reliability (Sorsch et al., 1998). This paper, for the first time, reports the surface orientation dependence of the ultra-thin gate oxide properties in the direct tunneling regime. Various characteristics of the oxide and MOSFET properties were compared by fabricating direct-tunneling gate CMOS on [100]-, [100] 4/spl deg/off, and [111]-oriented Si substrates.","PeriodicalId":232773,"journal":{"name":"2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184)","volume":"245 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-06-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.2001.934955","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

With the expected limitations of conventional CMOS downsizing, various new structures, such as vertical and concave MOSFETs, are under serious investigation. These new types of MOSFETs have a special feature in that the channel of the MOSFETs consists of various surfaces with different crystal orientations. With thinning of the gate oxides, the substrate orientation dependence of the oxide quality becomes a major concern, because Si-SiO/sub 2/ interface quality control becomes important in terms of suppressing the tunneling leakage current and improving TDDB reliability (Sorsch et al., 1998). This paper, for the first time, reports the surface orientation dependence of the ultra-thin gate oxide properties in the direct tunneling regime. Various characteristics of the oxide and MOSFET properties were compared by fabricating direct-tunneling gate CMOS on [100]-, [100] 4/spl deg/off, and [111]-oriented Si substrates.
晶圆取向对直接隧道氧化栅CMOS性能和可靠性的影响研究
由于传统CMOS小型化的限制,各种新结构,如垂直和凹形mosfet,正在认真研究。这些新型的mosfet具有一个特殊的特点,即mosfet的通道由具有不同晶体取向的各种表面组成。随着栅极氧化物的减薄,氧化物质量对衬底取向的依赖性成为一个主要问题,因为Si-SiO/sub - 2/接口质量控制在抑制隧道漏电流和提高TDDB可靠性方面变得重要(Sorsch等,1998)。本文首次报道了在直接隧穿状态下,超薄栅极氧化物性能与表面取向的关系。通过在[100]-,[100]4/spl度/关断和[111]取向Si衬底上制作直接隧道栅CMOS,比较了氧化物和MOSFET的各种特性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信