A High-Linearity 10-GHz-ERBW 3-to-7-GS/s Voltage-to-Time Converter with Built-In S/H

Lachlan Cuskelly, Dhruv Bhaskar, L. Belostotski
{"title":"A High-Linearity 10-GHz-ERBW 3-to-7-GS/s Voltage-to-Time Converter with Built-In S/H","authors":"Lachlan Cuskelly, Dhruv Bhaskar, L. Belostotski","doi":"10.1109/SiRF56960.2023.10046225","DOIUrl":null,"url":null,"abstract":"This paper discusses a linear, high-speed voltage-to-time converter (VTC) as the front end in a time-based analog to-digital converter (TB-ADC). The VTC architecture is based on a constant-slope charging technique with an inherent sampleand-hold stage and adjustable output delay range, capable of up to 7-GS/s conversion rate. The design in implemented in a 65-nm TSMC CMOS process and measured results at 3, 5, and 7GS/s are presented. At 7GS/s, the VTC has a max. output differential delay range of 33 ps, ENOB of 5. lbits (at low input frequencies), and the VTC core consumes 9. 0mW. The input effective resolution bandwidth (ERBW) of this VTC makes it capable of wideband conversion, with a maximum ERBW of greater than 10 GHz measured at 3 GS/s. Time-domain measurements of the VTC are also discussed.","PeriodicalId":354948,"journal":{"name":"2023 IEEE 23rd Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-01-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 IEEE 23rd Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SiRF56960.2023.10046225","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper discusses a linear, high-speed voltage-to-time converter (VTC) as the front end in a time-based analog to-digital converter (TB-ADC). The VTC architecture is based on a constant-slope charging technique with an inherent sampleand-hold stage and adjustable output delay range, capable of up to 7-GS/s conversion rate. The design in implemented in a 65-nm TSMC CMOS process and measured results at 3, 5, and 7GS/s are presented. At 7GS/s, the VTC has a max. output differential delay range of 33 ps, ENOB of 5. lbits (at low input frequencies), and the VTC core consumes 9. 0mW. The input effective resolution bandwidth (ERBW) of this VTC makes it capable of wideband conversion, with a maximum ERBW of greater than 10 GHz measured at 3 GS/s. Time-domain measurements of the VTC are also discussed.
内置s /H的高线性10ghz - erbw 3-to- 7gs /s电压-时间转换器
本文讨论了一种线性、高速电压-时间转换器(VTC)作为基于时间的模数转换器(TB-ADC)的前端。VTC架构基于恒斜率充电技术,具有固有的采样保持阶段和可调的输出延迟范围,能够达到7-GS/s的转换速率。该设计在65纳米TSMC CMOS工艺上实现,并给出了3、5和7GS/s的测量结果。在7GS/s, VTC有一个最大值。输出差分延迟范围为33ps, ENOB为5。(在低输入频率下),VTC核心消耗9。0 mw。该VTC的输入有效分辨率带宽(ERBW)使其能够进行宽带转换,在3gs /s下测量的最大ERBW大于10 GHz。本文还讨论了VTC的时域测量。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信