The practical realities of high-speed digital test in a production environment

T. Gohel
{"title":"The practical realities of high-speed digital test in a production environment","authors":"T. Gohel","doi":"10.1109/AUTEST.2012.6334569","DOIUrl":null,"url":null,"abstract":"The challenges of test development and system setup using Automated Test Equipment (ATE) change when transitioning from a world where clock and data are transmitted separately on wide parallel buses to a world where the clock is embedded in data transmitted on fewer high-speed serial lanes. Parallel buses transmit and receive data with a synchronous clock and typically operate at data rates less than 1Gb/s. The challenges in meeting timing requirements for large high-speed parallel buses have limited the growth of parallel bus standards. These challenges have brought a growth in high-speed serial bus standards. Both parallel and serial data transmission come with system design challenges. ATE designed to test high-speed parallel and serial buses includes features to minimize design challenges for the test engineer. This paper discusses critical features in ATE that enable reliable testing of parallel buses with synchronous clocks as well as serial buses with embedded clocks.","PeriodicalId":142978,"journal":{"name":"2012 IEEE AUTOTESTCON Proceedings","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-10-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE AUTOTESTCON Proceedings","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/AUTEST.2012.6334569","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The challenges of test development and system setup using Automated Test Equipment (ATE) change when transitioning from a world where clock and data are transmitted separately on wide parallel buses to a world where the clock is embedded in data transmitted on fewer high-speed serial lanes. Parallel buses transmit and receive data with a synchronous clock and typically operate at data rates less than 1Gb/s. The challenges in meeting timing requirements for large high-speed parallel buses have limited the growth of parallel bus standards. These challenges have brought a growth in high-speed serial bus standards. Both parallel and serial data transmission come with system design challenges. ATE designed to test high-speed parallel and serial buses includes features to minimize design challenges for the test engineer. This paper discusses critical features in ATE that enable reliable testing of parallel buses with synchronous clocks as well as serial buses with embedded clocks.
高速数字测试在生产环境中的实际情况
当从时钟和数据在宽并行总线上单独传输的世界过渡到时钟嵌入在较少高速串行通道上传输的数据的世界时,使用自动化测试设备(ATE)进行测试开发和系统设置的挑战发生了变化。并行总线使用同步时钟传输和接收数据,通常以低于1Gb/s的数据速率运行。满足大型高速并行总线时序要求的挑战限制了并行总线标准的发展。这些挑战带来了高速串行总线标准的发展。并行和串行数据传输都有系统设计方面的挑战。专为测试高速并行和串行总线而设计的ATE包括一些功能,可以最大限度地减少测试工程师的设计挑战。本文讨论了ATE中的关键特性,这些特性使具有同步时钟的并行总线以及具有嵌入式时钟的串行总线能够进行可靠的测试。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信