A divide-by-three regenerative frequency divider using a subharmonic mixer

B. Jackson, C. Saavedra
{"title":"A divide-by-three regenerative frequency divider using a subharmonic mixer","authors":"B. Jackson, C. Saavedra","doi":"10.1109/NORCHP.2011.6126726","DOIUrl":null,"url":null,"abstract":"A regenerative frequency divider topology is used with a ×2 subharmonic mixer to realize a divide-by-three frequency divider. The circuit accepts input signals in the range of 5.2 GHz to 5.5 GHz and produces signals from 1.73 GHz to 1.83 GHz. Measured results show a maximum conversion gain of 0 dB and at least a 30 dB suppression of all undesired harmonic components at the output. The circuit core consumes 44 mW of dc power and ideas are provided on how to reduce the power draw. The chip was fabricated on a standard 0.13-µm CMOS process and it occupies an area of 1.0 mm2 including bonding pads.","PeriodicalId":108291,"journal":{"name":"2011 NORCHIP","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 NORCHIP","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NORCHP.2011.6126726","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

A regenerative frequency divider topology is used with a ×2 subharmonic mixer to realize a divide-by-three frequency divider. The circuit accepts input signals in the range of 5.2 GHz to 5.5 GHz and produces signals from 1.73 GHz to 1.83 GHz. Measured results show a maximum conversion gain of 0 dB and at least a 30 dB suppression of all undesired harmonic components at the output. The circuit core consumes 44 mW of dc power and ideas are provided on how to reduce the power draw. The chip was fabricated on a standard 0.13-µm CMOS process and it occupies an area of 1.0 mm2 including bonding pads.
使用次谐波混频器的三倍再生分频器
再生分频器拓扑结构与×2次谐波混频器一起实现了三分频器。电路接受5.2 GHz ~ 5.5 GHz的输入信号,输出1.73 GHz ~ 1.83 GHz的信号。测量结果表明,最大转换增益为0 dB,输出端所有不需要的谐波分量的抑制至少为30 dB。电路核心消耗44兆瓦的直流功率,并提供了如何降低功耗的想法。该芯片采用标准的0.13 μ m CMOS工艺制造,其面积为1.0 mm2,包括焊盘。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信