{"title":"A 30-MFLOPS CMOS single precision floating point multiply/accumulate chip","authors":"D. Staver, Chung-Yih Ho, K. Molnar, R. Baertsch","doi":"10.1109/ISSCC.1987.1157192","DOIUrl":null,"url":null,"abstract":"A 32b floating point IC, implemented in a 1.2μm CMOS technology, will be described. A pipeline rate of 15MHz has been obtained at a 30MHz clock rate. The 56K transistor chip measures 7.2×8mm.","PeriodicalId":102932,"journal":{"name":"1987 IEEE International Solid-State Circuits Conference. Digest of Technical Papers","volume":"113 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1987 IEEE International Solid-State Circuits Conference. Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.1987.1157192","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6
Abstract
A 32b floating point IC, implemented in a 1.2μm CMOS technology, will be described. A pipeline rate of 15MHz has been obtained at a 30MHz clock rate. The 56K transistor chip measures 7.2×8mm.