Layout Dependent Effects mitigation in current mirrors

Inas Mohammed, Khaled El-Kenawy, M. Dessouky
{"title":"Layout Dependent Effects mitigation in current mirrors","authors":"Inas Mohammed, Khaled El-Kenawy, M. Dessouky","doi":"10.1109/JEC-ECC.2016.7518979","DOIUrl":null,"url":null,"abstract":"This paper presents a study on how the different physical realization of the transistors constituting a circuit, keeping the same (W/L) ratio, can dramatically alter the circuit specifications, and even functionality. This goes back to the Layout Dependent Effects (LDE), and its effect is increasingly important as the technology scales down into deep sub-micron processes. In this study, different layouts for each building block of an analog circuit, are formulated composing different aspect ratios, and every time the layouts are simulated to see the effect of the extracted views on the schematic results. Different current mirror configurations using a 65nm process are used to show the Shallow Trench Isolation (STI) and Well Proximity Effects (WPE).","PeriodicalId":362288,"journal":{"name":"2016 Fourth International Japan-Egypt Conference on Electronics, Communications and Computers (JEC-ECC)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 Fourth International Japan-Egypt Conference on Electronics, Communications and Computers (JEC-ECC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/JEC-ECC.2016.7518979","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

This paper presents a study on how the different physical realization of the transistors constituting a circuit, keeping the same (W/L) ratio, can dramatically alter the circuit specifications, and even functionality. This goes back to the Layout Dependent Effects (LDE), and its effect is increasingly important as the technology scales down into deep sub-micron processes. In this study, different layouts for each building block of an analog circuit, are formulated composing different aspect ratios, and every time the layouts are simulated to see the effect of the extracted views on the schematic results. Different current mirror configurations using a 65nm process are used to show the Shallow Trench Isolation (STI) and Well Proximity Effects (WPE).
当前镜像中的布局相关效果缓解
本文研究了构成电路的晶体管的不同物理实现如何在保持相同(W/L)比的情况下显著改变电路的规格,甚至功能。这又回到了布局依赖效应(LDE),随着技术规模缩小到深亚微米工艺,它的影响越来越重要。在本研究中,对模拟电路的每个构建块制定了不同的布局,组成不同的纵横比,并每次对布局进行模拟,以查看提取的视图对原理图结果的影响。采用65nm工艺的不同电流反射镜配置用于显示浅沟隔离(STI)和井邻近效应(WPE)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信