Efficient design and synthesis of decimation filters for wideband delta-sigma ADCs

Rajaram Mohan Roy Koppula, S. Balagopal, V. Saxena
{"title":"Efficient design and synthesis of decimation filters for wideband delta-sigma ADCs","authors":"Rajaram Mohan Roy Koppula, S. Balagopal, V. Saxena","doi":"10.1109/SOCC.2011.6085120","DOIUrl":null,"url":null,"abstract":"A design methodology for synthesizing power-optimized decimation filters for wideband Delta Sigma (ΔΣ) analog-to-digital converters (ADCs) for next-generation wireless standards is presented. The decimation filter is designed to filter the out-of-band quantization noise from a fifth-order continuous-time ΔΣ modulator, with 20 MHz signal bandwidth and 14-bits resolution. The modulator employs an oversampling ratio (OSR) of 16 with a clock rate of 640 MHz. Retiming, pipelining, Canonical Signed Digits (CSD) encoding has been utilized along with an optimized halfband filter to realize the power savings in the overall decimation filter. A process flow to rapidly design the optimized filters in MATLAB, generate the hardware description language (HDL) code and then automatically synthesize the design using standard cells has been presented. The decimation filter is implemented using standard cells in a 45nm CMOS technology occupies a layout area of 0.12mm2 and consumes 8 mW power from the 1.1V supply.","PeriodicalId":365422,"journal":{"name":"2011 IEEE International SOC Conference","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-11-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE International SOC Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCC.2011.6085120","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

Abstract

A design methodology for synthesizing power-optimized decimation filters for wideband Delta Sigma (ΔΣ) analog-to-digital converters (ADCs) for next-generation wireless standards is presented. The decimation filter is designed to filter the out-of-band quantization noise from a fifth-order continuous-time ΔΣ modulator, with 20 MHz signal bandwidth and 14-bits resolution. The modulator employs an oversampling ratio (OSR) of 16 with a clock rate of 640 MHz. Retiming, pipelining, Canonical Signed Digits (CSD) encoding has been utilized along with an optimized halfband filter to realize the power savings in the overall decimation filter. A process flow to rapidly design the optimized filters in MATLAB, generate the hardware description language (HDL) code and then automatically synthesize the design using standard cells has been presented. The decimation filter is implemented using standard cells in a 45nm CMOS technology occupies a layout area of 0.12mm2 and consumes 8 mW power from the 1.1V supply.
宽带δ - σ adc抽取滤波器的高效设计与合成
提出了一种用于下一代无线标准的宽带Delta Sigma (ΔΣ)模数转换器(adc)的功率优化抽取滤波器的设计方法。抽取滤波器设计用于滤波来自五阶连续时间ΔΣ调制器的带外量化噪声,信号带宽为20 MHz,分辨率为14位。该调制器采用过采样比(OSR)为16,时钟频率为640mhz。重新计时、流水线、规范符号数字(CSD)编码与优化的半带滤波器一起使用,以实现整体抽取滤波器的节能。给出了在MATLAB中快速设计优化后的滤波器,生成硬件描述语言(HDL)代码,然后使用标准单元自动合成设计的流程。抽取滤波器采用45nm CMOS技术的标准单元实现,占用0.12mm2的布局面积,消耗来自1.1V电源的8 mW功率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信