{"title":"Degradation-aware analog design flow for lifetime yield analysis and optimization","authors":"X. Pan, H. Graeb","doi":"10.1109/ICECS.2009.5410811","DOIUrl":null,"url":null,"abstract":"As integrated circuit technology scales down continuously, transistor parameters will shift from their nominal values due to process-induced variations and time-dependent degradations. While the former issue contributes directly to the production yield of the fresh circuit, the reliability issue will cause an additional yield loss during the lifetime. Thus the prediction of the circuit's lifetime yield is highly necessary early in the design phase. Considering both process variation and lifetime degradation together, this paper presents a novel framework to analyze and optimize the lifetime yield value based on worst-case distances using exemplary state of the art reliability simulator and design centering software.","PeriodicalId":343974,"journal":{"name":"2009 16th IEEE International Conference on Electronics, Circuits and Systems - (ICECS 2009)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 16th IEEE International Conference on Electronics, Circuits and Systems - (ICECS 2009)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2009.5410811","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14
Abstract
As integrated circuit technology scales down continuously, transistor parameters will shift from their nominal values due to process-induced variations and time-dependent degradations. While the former issue contributes directly to the production yield of the fresh circuit, the reliability issue will cause an additional yield loss during the lifetime. Thus the prediction of the circuit's lifetime yield is highly necessary early in the design phase. Considering both process variation and lifetime degradation together, this paper presents a novel framework to analyze and optimize the lifetime yield value based on worst-case distances using exemplary state of the art reliability simulator and design centering software.