Novel architectures for declarative languages

R. Kennaway, M. Sleep
{"title":"Novel architectures for declarative languages","authors":"R. Kennaway, M. Sleep","doi":"10.1049/sm.1983.0024","DOIUrl":null,"url":null,"abstract":"Technology has made it possible to create huge numbers of single-chip computers at low cost. Because declarative languages allow parallel evaluation in a natural manner, one attractive possibility for novel architects is to `buy speed? from recent technology by organising large numbers of chips to work in concert on the evaluation of a single declarative program. Following a brief introduction to the field of `declarative architectures?, some of the central issues are developed, and various novel architectures are discussed using a new classification based on the way work is distributed. The conclusion is that, even if the more extreme claims for `buying speed? from VLSI for declarative languages fail to materialise, `super von Neumann? implementations will make the new languages practicable very soon","PeriodicalId":246116,"journal":{"name":"Softw. Microsystems","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1983-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Softw. Microsystems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1049/sm.1983.0024","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

Technology has made it possible to create huge numbers of single-chip computers at low cost. Because declarative languages allow parallel evaluation in a natural manner, one attractive possibility for novel architects is to `buy speed? from recent technology by organising large numbers of chips to work in concert on the evaluation of a single declarative program. Following a brief introduction to the field of `declarative architectures?, some of the central issues are developed, and various novel architectures are discussed using a new classification based on the way work is distributed. The conclusion is that, even if the more extreme claims for `buying speed? from VLSI for declarative languages fail to materialise, `super von Neumann? implementations will make the new languages practicable very soon
声明性语言的新架构
技术已经使得以低成本制造大量的单芯片计算机成为可能。由于声明性语言允许以自然的方式进行并行计算,因此对新颖的架构师来说,一个有吸引力的可能性是“购买速度?”从最近的技术来看,通过组织大量的芯片协同工作来评估单个声明性程序。下面是对“声明性架构”领域的简要介绍。,讨论了一些核心问题,并使用基于工作分发方式的新分类讨论了各种新颖的体系结构。结论是,即使更极端地声称“购买速度?”从VLSI的声明性语言未能实现,“超级冯·诺伊曼?实现将很快使新语言变得可行
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信