Impact of CMOS process scaling and SOI on the soft error rates of logic processes

S. Hareland, J. Maiz, M. Alavi, K. Mistry, Steve Walsta, C. Dai
{"title":"Impact of CMOS process scaling and SOI on the soft error rates of logic processes","authors":"S. Hareland, J. Maiz, M. Alavi, K. Mistry, Steve Walsta, C. Dai","doi":"10.1109/VLSIT.2001.934953","DOIUrl":null,"url":null,"abstract":"Technology scaling, reduction in operating voltages, and the increase in cache size and circuit complexity have been key enablers to achieving the performance improvement expectation dictated by Moore's Law. The resulting reduction in the node charge of circuit latches and cache cells has resulted in an ever increasing soft error rate (SER) estimation for logic components. This paper reports the SER impact of process scaling over four technology generations (0.35, 0.25, 0.18, 0.13 /spl mu/m) and provides an experimental assessment of alpha and, for the first time, neutron SER on advanced SOI processes, which have been considered as a possible method to reduce the SER of advanced technologies.","PeriodicalId":232773,"journal":{"name":"2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184)","volume":"43 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-06-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"141","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.2001.934953","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 141

Abstract

Technology scaling, reduction in operating voltages, and the increase in cache size and circuit complexity have been key enablers to achieving the performance improvement expectation dictated by Moore's Law. The resulting reduction in the node charge of circuit latches and cache cells has resulted in an ever increasing soft error rate (SER) estimation for logic components. This paper reports the SER impact of process scaling over four technology generations (0.35, 0.25, 0.18, 0.13 /spl mu/m) and provides an experimental assessment of alpha and, for the first time, neutron SER on advanced SOI processes, which have been considered as a possible method to reduce the SER of advanced technologies.
CMOS制程缩放和SOI对逻辑制程软错误率的影响
技术的可扩展性、工作电压的降低以及缓存大小和电路复杂性的增加是实现摩尔定律所规定的性能改进预期的关键因素。电路锁存器和缓存单元的节点电荷的减少导致逻辑组件的软错误率(SER)估计不断增加。本文报道了4代工艺尺度(0.35、0.25、0.18、0.13 /spl mu/m)对过程SER的影响,并首次对先进SOI工艺的alpha和中子SER进行了实验评估,这被认为是降低先进技术SER的可能方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信