High Performance Memory Repair

F. Merchant, Anandraj Devarajan, A. Basu, David Ashen, Brandon Yelton, Prashant D. Joshi
{"title":"High Performance Memory Repair","authors":"F. Merchant, Anandraj Devarajan, A. Basu, David Ashen, Brandon Yelton, Prashant D. Joshi","doi":"10.1109/DFT.2019.8875490","DOIUrl":null,"url":null,"abstract":"As process technology dimensions shrink, manufacturing defect density is increasing, adversely impacting product yield. Products have typically built redundancy and repair features in SRAM. Register File arrays (RFs) can also benefit from redundancy and repair. There are various types of repair techniques used in SRAMs today which can also be employed on RFs. However all known techniques (column, row, 1-bit, multi-bit) incur a performance loss of at least two gate delays due to the addition of logic either on the memory address path or on the read output path. This paper describes a row repair scheme that incurs virtually no performance penalty. In simulations conducted in recent process nodes, we noted a performance impact of less than half a gate delay","PeriodicalId":415648,"journal":{"name":"2019 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DFT.2019.8875490","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

As process technology dimensions shrink, manufacturing defect density is increasing, adversely impacting product yield. Products have typically built redundancy and repair features in SRAM. Register File arrays (RFs) can also benefit from redundancy and repair. There are various types of repair techniques used in SRAMs today which can also be employed on RFs. However all known techniques (column, row, 1-bit, multi-bit) incur a performance loss of at least two gate delays due to the addition of logic either on the memory address path or on the read output path. This paper describes a row repair scheme that incurs virtually no performance penalty. In simulations conducted in recent process nodes, we noted a performance impact of less than half a gate delay
高性能内存修复
随着工艺技术尺寸的缩小,制造缺陷密度增加,对产品良率产生不利影响。产品通常在SRAM中内置冗余和修复功能。寄存器文件阵列(RFs)也可以从冗余和修复中获益。目前在sram中使用了各种类型的修复技术,这些技术也可以用于rf。然而,所有已知的技术(列、行、1位、多位)都会由于在内存地址路径或读输出路径上添加逻辑而导致至少两个门延迟的性能损失。本文描述了一种几乎没有性能损失的行修复方案。在最近的流程节点中进行的模拟中,我们注意到不到一半的门延迟对性能的影响
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信