Pipelined Implementations for Belief Propagation Polar Decoder: From Formula to Hardware

Chao Ji, Zaichen Zhang, X. You, Chuan Zhang
{"title":"Pipelined Implementations for Belief Propagation Polar Decoder: From Formula to Hardware","authors":"Chao Ji, Zaichen Zhang, X. You, Chuan Zhang","doi":"10.1109/SiPS47522.2019.9020515","DOIUrl":null,"url":null,"abstract":"A general design method for pipelined belief propagation (BP) polar decoder is proposed in this paper. By associating data flow graph (DFG) of polar encoder with factor graph (FG) of BP polar decoder, regular structure of FG helps to determine the generation formula representing pipelined BP polar decoder. Using Python as a compiler, the generation formula is translated into a series of synthesizable Verilog HDL files for various code lengths and parallelisms. Considering the balance between performance and cost, this formula-to-hardware design can be extended to explore the design space, where we are able to make tradeoffs according to specific application requirements. With the evaluation of auto-generation system, implementation results have shown that our design is reliable and practicable.","PeriodicalId":256971,"journal":{"name":"2019 IEEE International Workshop on Signal Processing Systems (SiPS)","volume":"91 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE International Workshop on Signal Processing Systems (SiPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SiPS47522.2019.9020515","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

A general design method for pipelined belief propagation (BP) polar decoder is proposed in this paper. By associating data flow graph (DFG) of polar encoder with factor graph (FG) of BP polar decoder, regular structure of FG helps to determine the generation formula representing pipelined BP polar decoder. Using Python as a compiler, the generation formula is translated into a series of synthesizable Verilog HDL files for various code lengths and parallelisms. Considering the balance between performance and cost, this formula-to-hardware design can be extended to explore the design space, where we are able to make tradeoffs according to specific application requirements. With the evaluation of auto-generation system, implementation results have shown that our design is reliable and practicable.
信念传播极性解码器的流水线实现:从公式到硬件
提出了一种管道信念传播(BP)极解码器的通用设计方法。通过将极性编码器的数据流图(DFG)与BP极性解码器的因子图(FG)相关联,使因子图的规则结构有助于确定表示流水线BP极性解码器的生成公式。使用Python作为编译器,生成公式被翻译成一系列可合成的Verilog HDL文件,用于各种代码长度和并行性。考虑到性能和成本之间的平衡,这种从公式到硬件的设计可以扩展到探索设计空间,我们可以根据特定的应用需求进行权衡。通过对自动生成系统的评估,实现结果表明了设计的可靠性和实用性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信