{"title":"Pipelined Implementations for Belief Propagation Polar Decoder: From Formula to Hardware","authors":"Chao Ji, Zaichen Zhang, X. You, Chuan Zhang","doi":"10.1109/SiPS47522.2019.9020515","DOIUrl":null,"url":null,"abstract":"A general design method for pipelined belief propagation (BP) polar decoder is proposed in this paper. By associating data flow graph (DFG) of polar encoder with factor graph (FG) of BP polar decoder, regular structure of FG helps to determine the generation formula representing pipelined BP polar decoder. Using Python as a compiler, the generation formula is translated into a series of synthesizable Verilog HDL files for various code lengths and parallelisms. Considering the balance between performance and cost, this formula-to-hardware design can be extended to explore the design space, where we are able to make tradeoffs according to specific application requirements. With the evaluation of auto-generation system, implementation results have shown that our design is reliable and practicable.","PeriodicalId":256971,"journal":{"name":"2019 IEEE International Workshop on Signal Processing Systems (SiPS)","volume":"91 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE International Workshop on Signal Processing Systems (SiPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SiPS47522.2019.9020515","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
A general design method for pipelined belief propagation (BP) polar decoder is proposed in this paper. By associating data flow graph (DFG) of polar encoder with factor graph (FG) of BP polar decoder, regular structure of FG helps to determine the generation formula representing pipelined BP polar decoder. Using Python as a compiler, the generation formula is translated into a series of synthesizable Verilog HDL files for various code lengths and parallelisms. Considering the balance between performance and cost, this formula-to-hardware design can be extended to explore the design space, where we are able to make tradeoffs according to specific application requirements. With the evaluation of auto-generation system, implementation results have shown that our design is reliable and practicable.