Asymmetric source/drain extension transistor structure for high performance sub-50 nm gate length CMOS devices

T. Ghani, K. Mistry, P. Packan, M. Armstrong, S. Thompson, S. Tyagi, M. Bohr
{"title":"Asymmetric source/drain extension transistor structure for high performance sub-50 nm gate length CMOS devices","authors":"T. Ghani, K. Mistry, P. Packan, M. Armstrong, S. Thompson, S. Tyagi, M. Bohr","doi":"10.1109/VLSIT.2001.934925","DOIUrl":null,"url":null,"abstract":"In this paper, we present for the first time an asymmetric source/drain extension (SDE) transistor structure which can achieve high I/sub DSAT/ at gate dimensions below 50 nm. We demonstrate that this structure alleviates the severe I/sub DSAT/ degradation reported in the literature for devices when gate to source/drain overlap dimensions are reduced to under 20 nm/side (Thomson et al, 1998). Sub-15 nm gate to source/drain overlap is mandatory for supporting gate dimensions below 50 nm (Ghani et al, 2000). Moreover, fabrication of this structure employs a standard process flow in which SDE regions are formed by ion implantation and a subsequent drive-in anneal. Fundamental principles of device operation of the asymmetric SDE transistor are presented followed by a description of the process flow and an in-depth analysis of electrical characteristics and associated trade-offs.","PeriodicalId":232773,"journal":{"name":"2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184)","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-06-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"23","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.2001.934925","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 23

Abstract

In this paper, we present for the first time an asymmetric source/drain extension (SDE) transistor structure which can achieve high I/sub DSAT/ at gate dimensions below 50 nm. We demonstrate that this structure alleviates the severe I/sub DSAT/ degradation reported in the literature for devices when gate to source/drain overlap dimensions are reduced to under 20 nm/side (Thomson et al, 1998). Sub-15 nm gate to source/drain overlap is mandatory for supporting gate dimensions below 50 nm (Ghani et al, 2000). Moreover, fabrication of this structure employs a standard process flow in which SDE regions are formed by ion implantation and a subsequent drive-in anneal. Fundamental principles of device operation of the asymmetric SDE transistor are presented followed by a description of the process flow and an in-depth analysis of electrical characteristics and associated trade-offs.
非对称源漏扩展晶体管结构,用于高性能低于50 nm栅极长度的CMOS器件
在本文中,我们首次提出了一种非对称源/漏极扩展(SDE)晶体管结构,该结构可以实现低于50 nm的高I/sub DSAT/栅极尺寸。我们证明,当栅极到源极/漏极的重叠尺寸减小到20 nm/侧以下时,这种结构减轻了文献中报道的器件严重的I/sub DSAT/退化(Thomson等,1998)。小于15纳米栅极与源极/漏极重叠是支持小于50纳米栅极尺寸的强制性要求(Ghani等,2000)。此外,该结构的制造采用标准工艺流程,其中SDE区域通过离子注入和随后的驱动退火形成。介绍了非对称SDE晶体管器件操作的基本原理,随后描述了工艺流程,并深入分析了电特性和相关权衡。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信